# Influence of the Amorphous Silicon Thickness on Top Gate Thin-Film Transistor Electrical Performances

Sandrine MARTIN<sup>\*</sup>, Chun-Sung CHIANG, Jeong-Yeop NAHM, Tong LI, Jerzy KANICKI and Yasuhiro UGAI<sup>1</sup> The University of Michigan, Department of Electrical Engineering and Computer Science, Solid State Electronics Laboratory, Ann Arbor, MI 48109, USA <sup>1</sup>Hosiden and Philips Display Corp. 3-1, Takatsukadai, 4-chome, Nishi-ku, Kobe 651-22, Japan

(Received June 12, 2000; accepted for publication November 13, 2000)

We have analyzed the influence of the hydrogenated amorphous silicon (a-Si:H) thickness on the electrical performances of top gate thin-film transistors (TFTs). We have observed that, when the a-Si:H thickness increases, the threshold voltage and the subthreshold slope decrease. The modification of the TFT apparent field-effect mobility has also been investigated: we have shown that it first increases with the a-Si:H thickness, and then decreases for thicker a-Si:H films. This change of electrical performances is most likely associated with both the variation of a-Si:H microstructure during the film depositions and the effect of parasitic source and drain series resistances. We have demonstrated that for a given TFT geometry, it is therefore possible to define an optimum a-Si:H thickness ensuring maximum TFT electrical performances, and that this optimum thickness increases significantly with the TFT channel length.

KEYWORDS: amorphous silicon, thin-film transistor, top-gate, series resistances, field-effect mobility, field-effect activation energy

## 1. Introduction and Fabrication Process

The amorphous silicon thin-film transistors (TFTs) used in flat panel display applications can be divided in two categories, depending on the deposition sequence.<sup>1)</sup> The most widely used is the bottom-gate TFT structure, where the film deposition order is as follows: gate metal, gate insulator, amorphous silicon, and phosphorus-doped amorphous silicon. Alternatively, the fabrication order for the top gate structure is as follows: source and drain contacts, amorphous silicon, gate insulator and finally gate metal. The top gate TFTs have many advantages, among which are:

- (i) the top-gate fabrication process allows the use of a very thin a-Si:H layer that can reduce the light-induced TFT leakage current;<sup>1)</sup>
- (ii) the gate-line is deposited at the top of the device and can therefore be very thick (no step-coverage concern for a-Si:H and amorphous silicon nitride deposition, which exists in bottom-gate TFT structure). This will reduce the gate-line *RC*-delay in large-area high-resolution active-matrix liquid crystal displays (AMLCDs);<sup>2)</sup>
- (iii) A smaller number of photomask steps is usually needed in comparison with the bottom-gate a-Si:H TFTs. This could lower AMLCD production cost.<sup>3)</sup>

It is always assumed that the electrical performances of the top-gate TFTs are lower than those observed for bottom-gate TFTs,<sup>4)</sup> which is the reason for the wider use of the latter structure in AMLCD applications. However, we have recently showed that high-performance top-gate TFTs with electrical performances comparable to bottom-gate TFTs can be fabricated.<sup>5)</sup>

The structure of such a high-performance TFT is shown in Fig. 1. A metal electrode (light shield) was first deposited and patterned on glass substrates, then covered with silicon oxide (a-SiO<sub>x</sub>:H). Next, an indium-tin-oxide (ITO) layer was deposited and patterned to form source and drain electrodes and selective phosphorus treatment of the ITO patterned electrodes was done to achieve ohmic source/drain

contacts.<sup>6)</sup> Then an intrinsic a-Si:H/a-SiN<sub>x</sub>:H bi-layer and a second a-SiN<sub>x</sub>:H gate insulator were deposited by plasma-



Fig. 1. Scanning electron microscopy (SEM) pictures of the top- and cross-section-views of a typical top-gate a-Si:H TFT structure.

<sup>\*</sup>E-mail address: sandrine@eecs.umich.edu

enhanced chemical vapor deposition (PECVD) at 250°C. Finally, aluminum was deposited and patterned as the TFT gate electrode.

The phosphorus treatment of the source and drain electrodes is a critical step in the TFT fabrication, as it ensures ohmic contacts that are necessary to achieve high-performance devices. Indeed, TFTs fabricated using a similar process, but without the phosphorus treatment, exhibited poor electrical performances and severe current crowding associated with high source and drain series resistances. Secondary ion mass spectrometry (SIMS) analysis of treated ITO electrodes has shown the high selectivity of the phosphine treatment. After treatment, the concentration of phosphorus atoms on the ITO electrodes is more than a decade higher than the concentration of phosphorus atoms on the substrate outside of the ITO electrodes. In addition, we have also used X-ray photoelectron spectroscopy (XPS) to further investigate the effect of the phosphorus treatment and have found out that, most likely, there is formation of InP at the ITO treated surface. These results are consistent with analysis previously performed on similar samples.<sup>7)</sup>

#### 2. a-Si:H TFT Analysis Methods

We have plotted in Fig. 2 the top-gate a-Si:H TFT transfer characteristics in linear regime in a normalized form so that we can accurately compare samples with different geometric parameters and/or different amorphous silicon nitride thicknesses. First, in order to take into account the geometrical dependence of the TFT characteristics, we used the normalized TFT conductance (in  $\Omega^{-1}$ ) instead of the TFT drain current:

$$G = \frac{I_{\rm D}}{V_{\rm DS}W/L} \tag{1}$$

where  $V_{\text{DS}}$  is the drain voltage, W and L the TFT channel width and length, respectively.

Then instead of the gate voltage, we used the electrical charge induced by the gate voltage at the semiconductor/ insulator interface (in  $C/cm^2$ ):

$$Q_{\rm ind} = V_{\rm G} \times C_{\rm ins} \tag{2}$$

where  $C_{ins}$  is the insulator capacitance per unit area.

The TFT normalized subtreshold slope  $S_{\text{norm}}$  was calculated for a fixed value of the TFT conductance  $(G = 10^{-10} \,\Omega^{-1})$  and is given by:

$$S_{\text{norm}} = \left(\frac{d\log(I_{\text{D}})}{dQ_{\text{ind}}}\right)^{-1} = C_{\text{ins}} \left(\frac{d\log(I_{\text{D}})}{dV_{\text{G}}}\right)^{-1} \quad (3)$$

In linear regime, i.e. for low drain voltage, the TFT apparent field-effect mobility  $\mu_{\text{FE}}$  and threshold voltage  $V_{\text{T}}$  or the normalized threshold voltage  $V_{\text{T}} \times C_{\text{ins}}$  have been deduced from the following equation, using the MOSFET gradual channel approximation:

$$I_{\rm D} = \mu_{\rm FE} C_{\rm ins} \frac{W}{L} (V_{\rm G} - V_{\rm T}) V_{\rm DS}. \tag{4}$$

In such a case, this equation predicts that, for low  $V_{\text{DS}}$ , a linear  $I_{\text{D}}-V_{\text{G}}$  characteristic can be observed. However, Fig. 3 shows that  $I_{\text{D}}-V_{\text{G}}$  characteristics of TFTs with a very thin or a very thick a-Si:H layer exhibit a non-linear behavior inconsistent with the predictions of the MOSFET gradual channel equation. It has previ-



Fig. 2. Transfer characteristics measured in linear regime ( $V_{\rm DS} = 0.1$  V) for 10- $\mu$ m-long top-gate a-Si:H TFTs with different a-Si:H thicknesses. The corresponding values of the subthreshold slope (normalized to the insulator capacitance) are shown in the inset.



Fig. 3. Transfer characteristics measured in linear regime ( $V_{\rm DS} = 0.1 \,\rm V$ ) for 10- $\mu$ m-long top-gate a-Si:H TFTs with different a-Si:H thicknesses. Symbols show experimental data and solid lines show linear fit to  $I_{\rm D} \propto (V_{\rm G} - V_{\rm T})^{\gamma} V_{\rm DS}$ .

ously been shown<sup>8,9)</sup> that the density-of-states (especially the conduction-band-tail states) present in the amorphous silicon band gap will modify the  $I_D-V_G$  equation as follows:  $I_D = \mu_{FE}C_{ins}W/L(V_G - V_T)^{\gamma}V_{DS}$ , where the parameter  $\gamma$  is associated with the density of a-Si:H conduction-band-tail states. However, when using this expression, the unit of the term  $\mu_{FE}C_{ins}W/L$  is  $A/V^{\gamma+1}$  (instead of  $A/V^2$  in the case of the MOSFET-based equation) and consequently depends on the value of  $\gamma$ . Therefore, to ensure proper comparison between samples with different  $\gamma$ -values, the TFT field-effect mobility and threshold voltage reported in this paper have been extracted first using the usual MOSFET gradual channel equation. Then, the complete equation describing the  $I_D-V_G$ characteristic was used separately for the extraction of the parameter  $\gamma$ .

In addition, the TFT was measured in saturation regime (for  $V_{\text{DS}} = V_{\text{GS}}$ ), and the saturation field-effect mobility and threshold voltage were extracted from the transfer characteristics using the following equation:

$$I_{\rm D} = \mu_{\rm FE} C_{\rm ins} \frac{W}{2L} (V_{\rm G} - V_{\rm T})^2.$$
 (5)

The complete analysis of the TFT electrical performances also involves the extraction of the TFT source and drain series resistances, the intrinsic field-effect mobility and intrinsic threshold voltage. The intrinsic TFT parameters are representative of the electrical characteristics of the conduction channel itself without the influence of the parasitic series resistances. They were extracted by the well-known transmission line method (TLM)<sup>10)</sup> using a series of TFTs with different channel lengths measured under a low source-drain voltage, so that we can neglect the space charge limited currents (SCLC) effect.

The total TFT ON resistance is

$$R_{\rm T} = \frac{V_{\rm DS}}{I_{\rm D}} = r_{\rm ch}L + R_{\rm S} + R_{\rm D} \tag{6}$$

where  $r_{ch}$  is the channel resistance per channel length unit, and  $R_S$  and  $R_D$  are the source and drain series resistances, respectively. Using eqs. (4) and (6), we can express the total TFT ON resistance  $R_T$  as a function of the TFT apparent field-effect mobility and threshold voltage.

$$R_{\rm T} = \frac{L}{\mu_{\rm FE} C_{\rm ins} W (V_{\rm G} - V_{\rm T})} \tag{7}$$

The same equation applied to the ideal TFT (conduction channel) let us express the channel resistance as a function of the intrinsic field-effect mobility and threshold voltage  $\mu_i$  and  $V_{Ti}$  which are representative of the conduction channel material, without the influence of the series resistances:

$$r_{\rm ch} = \frac{1}{\mu_{\rm i} C_{\rm ins} W (V_{\rm G} - V_{\rm Ti})}.$$
 (8)

The extraction of the TFT source and drain series resistances and intrinsic field-effect mobility and threshold voltages is rather straightforward using a series of TFTs with different channel lengths. As illustrated in Fig. 4, we first plot the total ON-resistance as a function of the TFT channel length for different gate voltages ensuring that the TFT is in accumulation regime, then we fit the experimental data to linear curves. This let us obtain the TFT total series resistances ( $R_S + R_D$ ) from the y-intercepts, and the channel resistance per channel length unit ( $r_{ch}$ ) from the slopes. By plotting the reciprocal of  $r_{ch}$  as a function of the gate voltage and, once again, determining its linear fit, the x-intercept gives the intrinsic threshold voltage  $V_{Ti}$  and the slope yields to the intrinsic field-effect mobility  $\mu_i$  as indicated by eq. (8).

The effect of the series resistances can also be partially represented as an increase of the apparent channel: the total TFT



Fig. 4. Illustration of the TLM used to extract the source/drain series resistances and the TFT intrinsic parameters from a series of TFTs with different channel lengths. The total ON resistance  $R_{\rm T}$  has been plotted as a function of the TFT channel length for different gate voltages. Shown in the inset is the evolution of  $1/r_{\rm ch}$  with the TFT gate voltage. Symbols: experimental results and solid lines: linear fits.

ON-resistance can be written

$$R_{\rm T} = \frac{V_{\rm DS}}{I_{\rm D}} = R_{\rm S} + R_{\rm D} + \frac{L}{\mu_{\rm i}C_{\rm ins}W(V_{\rm G} - V_{\rm Ti})}$$
$$= 2R_0 + \frac{L + 2\Delta L}{\mu_{\rm i}C_{\rm ins}W(V_{\rm G} - V_{\rm Ti})}$$

where  $\Delta L$  is independent of the gate voltage.  $R_0$  represents the limit of the source and drain series resistance for a very high gate voltage and can therefore be associated with the source and drain contact resistance, while  $\Delta L$  is associated with the resistance of the access region between the source and drain contacts and the conduction channel.<sup>10)</sup>  $\Delta L$  and  $R_0$ are usually extracted from the  $R_T$  versus *L* curves, as shown in Fig. 4. All the  $R_T$ -*L* curves have a common cross-point located slightly away from the *y*-axis,<sup>10)</sup> which coordinates are  $(x = -2\Delta L, y = 2R_0)$ .

The TFT series resistances are closely related to the overlap between source (or drain) contact and gate contact. It has already been shown that the TFT drain current does not usually flow through the whole source or drain contact but is more likely limited to a specific area of the contact.<sup>11–13)</sup> More precisely, we can define the TFT characteristic length  $(L_{\rm T})$  representing the dimension (along the source-drain axis) of the effective contact area, as shown in Fig. 5; this characteristic length increases with the amorphous silicon thickness, the a-Si:H bulk density-of-states, and the source and drain contact resistances.<sup>14)</sup> The effective S/D series resistivity  $r_{\text{Ceff}}$  (in  $\Omega \cdot cm^2$ ) can be defined as the sum of the source (or drain) contact resistivity and the bulk resistivity associated with the access region between the contact and the conduction channel,<sup>13)</sup> which is detailed below. The effective S/D series resistivity can be calculated from the S/D contact characteristic length  $L_{\rm T}$ :

$$r_{\rm Ceff} = W L_{\rm T}^2 r_{\rm ch}.$$
 (9)





Fig. 5. Definition of the characteristic length  $L_{\rm T}$  at the source/drain contacts.

The S/D contact characteristic length  $(L_{\rm T})$  is a critical parameter for designing TFTs in display applications. It is clear that, above the  $L_{\rm T}$ -value, the contact dimension (i.e. the overlap between source or drain contact and gate contact) does not have any influence on the parasitic series resistances because the current does not flow through the further part of the source or drain contact (inactive region shown in Fig. 5). On the contrary, below  $L_{\rm T}$ , the whole contact is active regarding to the current flow: the resistance is roughly proportional to the reciprocal of the contact dimension. Therefore, an increase of the contact dimension results in a reduction of the series resistances and an improvement of the TFT electrical performances. However, we have to keep in mind that an increase of the overlap between source or drain contact and gate contact also yields to an increase of the TFT parasitic capacitances that can degrade the display operation. Therefore, the S/D contact characteristic length has to be as small as possible for AMLCD applications.

Regarding the resistivity of the a-Si:H access region, it has been shown that it is closely associated with the band profile in the a-Si:H layer between the source (or drain) contact and the conduction channel<sup>15</sup>) and therefore depends strongly on both the a-Si:H thickness and the a-Si:H density-of-states. If the a-Si:H density-of-states were constant throughout the electronic gap, the characteristic length of the band bending (potentials variations) would be the Debye length  $L_D$  which can be simply approximated by the following equation:

$$L_{\rm D} = \sqrt{\frac{\varepsilon_{\rm a-Si:H}}{q^2 \times \text{density of states}}}$$
(10)

where q is the electron electric charge and  $\varepsilon_{a-Si:H}$  the amorphous silicon permittivity.

However, although the actual a-Si:H density-of-states is not constant throughout the electronic gap, the characteristic length  $L_D$  defined by eq. (10) can still be used to describe qualitatively the influence of the a-Si:H thickness and densityof-states on the band profile.

The  $I_{\rm D}-V_{\rm DS}$  characteristics and their derivatives can also be used to evaluate qualitatively the effect of the source and drain series resistances. By plotting the derivative of the  $I_{\rm D}-V_{\rm DS}$  characteristics, we can visualize the existence of the crowding phenomenon that is associated with high source and drain series resistances. Crowding results in an increase of the  $dI_{\rm D}/dV_{\rm DS}$  curve for low  $V_{\rm DS}$  values while the absence of crowding yield a monotonous (decreasing) curve.

#### 3. Results and Discussion

We can clearly notice in Figs. 2 and 6 the thickness dependence of the TFT ON-state parameters in linear regime. When the thickness of the amorphous silicon layer increases, we have observed the following changes:

- i) Improvement of the subthreshold slope (inset Fig. 2)
- ii) Increase of the apparent field-effect mobility for thin a-Si:H layers (Fig. 6)
- iii) Reduction of the apparent field-effect mobility for thick a-Si:H layers (Fig. 6)
- iv) Increase of the intrinsic field-effect mobility (for all the a-Si:H thicknesses, Fig. 6)
- v) Reduction of the threshold voltage (Fig. 6)
- vi) Reduction of the coefficient  $\gamma$  (Fig. 7).

The evolutions of the subthreshold slope and the intrinsic field-effect mobility in linear regime suggest that the electronic quality of the amorphous silicon (in terms of density-of-states) is improved, while the reduction of the TFT apparent field-effect mobility observed in case of very thick a-Si:H films results most likely from a stronger influence of the parasitic access resistances. The reduction of the threshold voltage is probably due to a weaker influence of the back interface when the amorphous silicon thickness increases. The decrease of the exponent  $\gamma$  with increasing a-Si:H thickness suggests a lower density of conduction-band-tail states present in thicker a-Si:H films. As shown in Fig. 7, for very thick a-Si:H films and short TFT channel lengths, higher source/drain series resistances result in a low value of  $\gamma$ , i.e. lower than 1.

The results obtained in saturation regime exhibited the same trend than the ones obtained in linear regime: the TFTs made from thicker a-Si:H films have better electrical performances (higher field-effect mobility and lower threshold voltage) than the thinner ones. This is consistent with the idea that the amorphous silicon quality is improved when the film thickness increases.

When the a-Si:H thickness increases, we have also noticed that the influence of the S/D series resistances on the TFT behavior becomes more significant. The evolution of the series resistivity  $r_{Ceff}$  with the amorphous silicon thickness is shown in Fig. 8, where we can clearly observe its rapid increase for thick a-Si:H films. In such cases (thick a-Si:H films), the series resistivity  $r_{Ceff}$  is most likely associated with the access region between the source (or drain) contact and the conduction channel, the source and drain contact contributions being less significant. For thin a-Si:H layers, the contribution of the access region becomes less significant. However, we can also notice high  $r_{Ceff}$ -values for thin a-Si:H films, which could be related to poorer source and drain contacts. However, further investigation is required to clearly identify the origin of the high  $r_{Ceff}$ -values extracted from TFTs using thin a-Si:H films.

The TFTs used for display applications have a-Si:H thicknesses in the same range as  $L_D$  and the band bending depends strongly on the a-Si:H thickness. The access region resistivity therefore increases very rapidly with the a-Si:H thickness (more than linear dependence),<sup>15)</sup> as shown clearly in Fig. 8. Consistently, we can also notice the rapid increase of the characteristic length  $L_T$  with the amorphous silicon thick-



Fig. 6. Variations of the TFT ON-state parameters in linear regime as a function of the a-Si:H thickness. Solid symbols show apparent field-effect mobility and normalized threshold voltage for 10-μm-long TFTs and open symbols show intrinsic field-effect mobility and normalized threshold voltage.



Fig. 7. Exponent  $\gamma$  used to fit the  $I_D-V_G$  characteristics shown in Fig. 3 to the equation  $I_D = \mu_{FE}C_{ins}W/L(V_G - V_T)^{\gamma}V_{DS}$ , as a function of the a-Si:H thickness for different channel lengths.

ness. Figure 9 shows the evolution of  $\Delta L$  as a function of the a-Si:H film thickness, very similar to the behavior of the source/drain the series resistivity  $r_{\text{Ceff}}$ . This is confirmed by the inset plot of  $\Delta L$  versus  $r_{\text{Ceff}}$ , showing a clear correlation between these two parameters, which are both associated with the TFT source/drain series resistances.

Figure 10 shows the  $I_D-V_{DS}$  characteristics and their derivatives for different a-Si:H thicknesses. We can clearly notice in Fig. 10 the current crowding phenomenon increasing with the a-Si:H film thickness, resulting from the stronger



Fig. 8. Influence of the a-Si:H thickness on the source and drain contacts resistivity  $r_{\text{ceff}}$  and characteristic length  $L_{\text{T}}$  (extracted for a gate voltage of 25 V).



Fig. 9. Evolution of the  $\Delta L$ -values extracted from Fig. 4 with the a-Si:H thickness. Shown in the inset is the evolution of  $\Delta L$ -values with the effective series resistivity [extracted from eq. (9)].

influence of the access resistances in case of thicker a-Si:H films.

These results indicate an inevitable degradation of the TFT electrical performances for very thick a-Si:H layers.

In addition to TFTs, we have also measured top-gate metal-insulator-semiconductor (MIS) capacitors. Figure 11 shows high-frequency (100 kHz) capacitance–voltage (C-V) characteristics of MIS structures with different a-Si:H thicknesses. The curves have been normalized by the insulator capacitance to allow for comparison between samples with different amorphous silicon nitride thicknesses. We can clearly notice a higher degree of C-V stretch-out for the thinner samples, associated with a larger a-Si:H density-of-states. This



Fig. 10.  $I_{\rm D}-V_{\rm DS}$  (symbols+solid lines) and  $dI_{\rm D}/dV_{\rm DS}-V_{\rm DS}$  (dotted lines) characteristics, for a 8- $\mu$ m-long top-gate a-Si:H TFT with different a-Si:H thicknesses.



Fig. 11. C–V characteristics measured for top-gate a-Si:H MIS structures with different a-Si:H thicknesses.

observation supports the idea that a-Si:H electronic quality is improved for thicker a-Si:H films.

We have also analyzed the amorphous silicon internal electronic structure by using optical transmission measurements of unpatterned a-Si:H films. Because we were investigating thin films, we had to use specific measurement method to avoid interference fringes that would perturb the spectra.<sup>16</sup> We used a method developed by one of the authors,<sup>17</sup> which utilizes the fact that, at Brewster incidence, the *p*-polarized light undergoes no reflection at the air/film interface. The following parameters were extracted from the curves plotted in Fig. 12 and are summarized in Table I.

- Tauc band gap energy  $E_{\text{Tauc}}$ , given by the *x*-intercept of the linear fit of  $\sqrt{\alpha \cdot hv}$  versus the photon energy hv;



Fig. 12. Absorption coefficient as a function of the incident photon energy, for different a-Si:H thicknesses. Shown in the inset is the evolution of the Urbach edge with the a-Si:H film thickness.

- *B*-value, the slope of the linear fit of  $\sqrt{\alpha \cdot hv}$  versus the photon energy hv;
- $E_{04}$ , the energy corresponding to an absorption coefficient of  $10^4 \text{ cm}^{-1}$ ;
- Urbach Edge, extracted from the slope of the semi-log plot of the absorption versus photon energy curve.

We can notice in Table I a slight increase of the Tauc bandgap and the *B*-value with the a-Si:H thickness. However, the most significant change observed when the a-Si:H thickness increases is a strong reduction of the Urbach edge ( $E_0$ ), as seen in the inset of Fig. 12. This is most likely associated with an reduction of the a-Si:H band-tails density-of-states. Such observation is in agreement with the photothermal deflection spectroscopy (PDS)<sup>18)</sup> and the electron spin resonance (ESR)<sup>19)</sup> measurements, which have indicated that a higher deep-gap state density is expected for thinner a-Si:H films.

In order to supplement the experimental results presented above, we have performed numerical simulation of the a-Si:H TFT behavior, using Semicad Device simulator,<sup>20)</sup> a bidimensional simulation program that can describe the TFT behavior. We used the following electronic density-of-states for amorphous silicon: two exponential distributions of band-tail states and two gaussian distributions of monovalent deep-gap states.<sup>21)</sup> This program was used to fit the experimental  $I_D-V_{DS}$  characteristics for different a-Si:H thicknesses, as shown in Fig. 13. The value of the S/D contact resistance had been set at  $0.2 \Omega \cdot \text{cm}^2$ , but had to be adjusted (to  $0.5 \Omega \cdot \text{cm}^2$ ) in the case of very thick a-Si:H layers: this was needed most likely because the simulation program was not able to take into account the strong influence of the a-Si:H channel access region on the S/D series resistances.

Figure 14 shows the evolution of the values of the conduction-band-tail characteristic energy and deep-gap density-of-states needed to fit the experimental  $I_D-V_{DS}$  curves for different a-Si:H thicknesses. We can clearly notice that the amorphous silicon density-of-states (band tail and deep gap) decreases significantly with increasing a-Si:H thickness. This also suggests that the quality of the a-Si:H films in terms of

#### S. MARTIN et al.

| Table I. | Parameters extracted | from the absor | ption curves for | different a-Si:H | thicknesses. |
|----------|----------------------|----------------|------------------|------------------|--------------|
|----------|----------------------|----------------|------------------|------------------|--------------|

| a-Si:H<br>thickness (Å) | $E_{\text{Tauc}}$ (eV) | $B (eV^{-1/2} cm^{-1/2})$ | $E_{04} (eV)$ | Urbach edge $E_0$ (meV) |
|-------------------------|------------------------|---------------------------|---------------|-------------------------|
| 400                     | 1.69                   | 735                       | 1.85          | 94                      |
| 1000                    | 1.70                   | 740                       | 1.87          | 70                      |
| 2000                    | 1.82                   | 840                       | 1.91          | 55                      |
| 3000                    | 1.82                   | 890                       | 1.88          | 37                      |



Fig. 13. Example of simulated (solid curves) and experimental (symbols)  $I_{\rm D}-V_{\rm DS}$  characteristics of 8- $\mu$ m-long a-Si:H TFTs with different a-Si:H thicknesses.

density-of-states is improved for thicker films.

#### 4. Optimum Amorphous Silicon Thickness

As we explained before, the increase of the amorphous silicon thickness first results in an improvement of the TFT electrical performances, due to a better material electronic quality; then, for thicker a-Si:H layers, the access resistances become more and more influent and degrade the TFT electrical performances. Thus, it is necessary to find a compromise regarding the amorphous silicon thickness, which would ensure both a high quality of the material and acceptable values of the parasitic source and drain access resistances. We define an optimum amorphous silicon thickness by the one that results in the highest apparent field-effect mobility (Fig. 15), which depends on the electronic quality of the material and on the TFT source and drain series resistances. Similarly, an optimum value of the a-Si:H thickness can also be defined from the evolution of the TFT field-effect activation energy  $(E_a)$  as a function of the film thickness. It is well established that  $E_a$ depends on both the a-Si:H electronic quality and the source and drain series resistances (Fig. 16). We have not observed any notable effect of the a-Si:H film thickness on the TFT OFF current in the dark, as shown in Fig. 2. In addition, the TFT structure that we are using includes a light shield at the bottom of the device. The TFTs are consequently not signif-



Fig. 14. Values of the conduction band-tail characteristic energy and deep-gap density-of-states used to fit the experimental  $I_{\rm D}-V_{\rm DS}$  characteristics (Fig. 13) as a function of the a-Si:H thickness.

icantly sensitive to light and the amorphous silicon thickness effect on the TFT OFF current can therefore be neglected. We consequently think that the optimum thickness for utilization of the TFT in AMLCDs can be determined from the field-effect mobility or field-effect activation energy. We can see from Figs. 15 and 16 that the TFT field-effect mobility and field-effect activation energy are optimized for concordant values of the a-Si:H thicknesses.

Also, we can notice in Figs. 15 and 16, the clear dependence of the optimum a-Si:H thickness with the TFT channel length, connected to the stronger influence of the source and drain series resistances on shorter channel TFTs. Consequently, in comparison with the long-channel TFTs, the degradation of short-channel TFT electrical performances with increasing a-Si:H thickness clearly appears for thinner a-Si:H layers. Typically, for the devices that we measured, the optimum thickness for a 100  $\mu$ m-long TFT is above 1000 Å, while the apparent field-effect mobility of a 10  $\mu$ m-long TFT starts degrading for a-Si:H films thicker than 500 Å. The optimized a-Si:H thickness for short channel TFTs such as the ones used in AMLCDs is below 500 Å, which is comparable to the a-Si:H thickness used for bottom-gate trilayer TFTs, but significantly smaller than the typical amorphous silicon thickness of back-channel etched TFTs.



Fig. 15. Variations of the TFT apparent field-effect mobility when the a-Si:H thickness increases for different TFT channel lengths.



Fig. 16. Variations of the TFT field-effect activation energy when the a-Si:H thickness increases for different TFT channel lengths.

# 5. Conclusion

In this paper, we have investigated the influence of the a-Si:H thickness on top-gate a-Si:H TFTs electrical performances. When the silicon thickness increases, the main changes are an improvement of the a-Si:H electronic quality and, especially for thick films, a stronger influence of the S/D series resistances. We have demonstrated that for a given TFT geometry it is therefore possible to define an optimum a-Si:H thickness ensuring maximum TFT electrical performances and that this optimum thickness increases significantly with the TFT channel length.

These observations are essential for the future development of large-area high-resolution AMLCDs that will require very short-channel TFTs. Our results have shown that, for such devices, the optimization of the electronic quality of thin amorphous silicon films is critical to achieve a-Si:H TFTs with high electrical performances.

### Acknowledgments

We would like to acknowledge the financial support from the Center for Display Technology and Manufacturing at the University of Michigan and from the Hosiden and Philips Display Corporation.

- 1) M. J. Powell: IEEE Trans. Electron Devices 36 (1989) 2753.
- 2) W. E. Howard: J. SID 3 (1995) 127.
- M. Le Contellec, F. Maurice, J. Richard, B. Vinouze and F. Richou: J. Non-Cryst. Solids 97&98 (1987) 287.
- 4) C. Godet, J. Kanicki and A. V. Gelatos: J. Appl. Phys. 71 (1992) 5022.
- C.-S. Chiang, S. Martin, J.-Y. Nahm, J. Kanicki, Y. Ugai, T. Yukawa and S. Takeuchi: SID'98 Proc. (1998) p. 383.
- T. Yukawa, K. Amano, T. Sunata, Y. Ugai, S. Aoki and K. Okamoto: Japan Display '89 Proc. (1989) p. 506.
- Y. Ugai, T. Yukawa, K. Amano and S. Aoki: Jpn. J. Appl. Phys. 37 (1998) 3226.
- S. Kishida, Y. Naruke, Y. Uchida and M. Matsumura: Jpn. J. Appl. Phys. 22 (1983) 511.
- 9) G. Merckel and A. Rolland: Solid-State Electron. 39 (1986) 1231.
- J. Kanicki, F. R. Libsch, J. Griffith and R. Polastre: J. Appl. Phys. 69 (1991) 2339.
- 11) G. E. Possin and D. E. Castleberry: SID Proc. 26 (1985) 183.
- H. H. Busta, J. E. Pogemiller, R. W. Standley and K. D. Mackenzie: IEEE Trans. Electron Devices 36 (1989) 2883.
- 13) C.-S. Chiang, S. Martin, J. Kanicki, Y. Ugai, T. Yukawa and S. Takeuchi: Jpn. J. Appl. Phys. 37 (1998) 5914.
- S. Martin, J. Kanicki, N. Szydlo and A. Rolland: IDRC Proc. (1997) p. 266.
- S. Martin, A. Rolland, S. Mottet, N. Szydlo and H. Lebrun: Thin Solid Films 296 (1997) 129.
- 16) T. Li and J. Kanicki: J. Appl. Phys. 85 (1999) 388.
- 17) T. Li, J. Kanicki and C. Mohler: Thin Solid Films 349 (1999) 283.
- 18) J. Sopka, U. Schneider, B. Schroder, M. Favre, F. Finger and H. Oechsner: IEEE Trans. Electron Devices 36 (1989) 2848.
- 19) S. Hasegawa and Y. Imai: Philos Mag. B 46 (1982) 239.
- Semicad Device simulator, by Dawn Technologies, Sunnyvale, CA, USA (1994).
- 21) C.-Y. Chen and J. Kanicki: Mater. Res. Symp. Proc. (1996) 424.